MOUNT-ROYAL, Canada
4 days ago
Lead Digital Verification Engineer
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

This is an opportunity to join a dynamic team of experienced engineers developing high-performance physical IP for industry-standard protocols.  The successful candidate will be a highly motivated self-starter who is able to work independently to complete assigned tasks and can also contribute to project leadership.  The candidate will contribute to all aspects of digital verification including flow development, test plan development and execution, functional coverage closure, and code coverage closure.  It is expected that the candidate will be able to work as part of a small and focused team of engineers and will be able to collaborate successfully as needed with design architects and project management.  Candidate should be willing to work full time in the Montreal, QC, Canada office and be willing to travel as required by job function (expectation is 5% travel or less).

The successful candidate will have a thorough understanding of all aspects of modern digital verification flows, including but not limited to the following: 

Verification environment architecture and methodologiesMetric-driven verificationUniversal Verification Methodologies (UVM)Constrained random testingTest plan developmentFunctional coverageCode coverageSystem Verilog Assertions (SVAs)Formal Verification

Should be able to contribute to test plan development, coverage closure, and regression failure analysis at both block and subsystem level.  Candidate should be have experience with SystemVerilog and should have a working knowledge of at least one EDA verification planning tool.  Direct experience with at least one of the following protocols is strongly preferred:

PCIExpress Gen1/2/3/4/5/6Gigabit EthernetAMBA/APB/AXI/AHBUSB

Candidate should be capable of leveraging scripting languages (Tcl, Perl, Python, Awk, Make, etc) to assist with automation and efficiency improvements in the verification flow.  Candidate is also expected to be able to clearly communicate with design and architecture resources to accurately describe verification failures and contribute to issue resolution.  Excellent logic debug skills are a must, and the ability to operate independently and as part of a dedicated and focused team is also critical.  Demonstrated ability to lead small verification teams is strongly preferred.

We’re doing work that matters. Help us solve what others can’t.

We welcome applications from candidates with disabilities and in equity seeking groups. If you have accessibility needs during the application and interview process, we encourage you to make your needs known.

Confirm your E-mail: Send Email
All Jobs from Cadence